### **Design of Low-Power Fault-Tolerant SRAM for Baby Wearable Health Monitoring**

Report submitted to GITAM (Deemed to be University) as a partial fulfillment of the requirements for the award of the Degree of Bachelor of Technology in ELECTRONIC AND COMMUNICATION ENGINEERING

#### Register Number Name

- 1. M REDDY SEKHAR
- BU22EECE0100186
- 2. LAASYA PRIYA RAJA BU22EECE0100154
- 3. VAISHNAVI D
- BU22EECE0100539



DEPARTMENT OF ELECTRICAL, ELECTRONICS AND **COMMUNICATION ENGINEERING** GITAM SCHOOL OF TECHNOLOGY GITAM (DEEMED TO BE UNIVERSITY) BENGALURU -561203 NOV 2025





### **DECLARATION**

We declare that the project work contained in this report is original and it has been done by me under the guidance of my project guide.

Name: Dr.S.Karthick

Date: 2/09/2025

Signature of the Student: (M REDDY SEKHAR LAASYA PRIYA RAJA VAISHNAVI)

# Department of Electrical, Electronics and Communication Engineering GITAM School of Technology, Bengaluru-561203



### **CERTIFICATE**

This is to certify that (M Reddy Sekhar, lasya Priya raja,vaishnavi) bearing(Regd.No.:BU22EECE0100186,BU22EECE0100154,BU22EECE0100539)has satisfactorily completed Mini Project Entitled in partial fulfillment of the requirements as prescribed by University for VIIth semester, Bachelor of Technology in "Electrical, Electronics and Communication Engineering" and submitted this report during the academic year 2025-2026.

[Signature of the Guide]

[Signature of HOD]

Dr. Karthick sekhar

Dr. Prithvi Sekhar Pagala

| [ | Proj | et | Titl | e |  |
|---|------|----|------|---|--|

### EECE DEPARTMENT GITAM BENGALURU

## **Table of contents**

| <b>Chapter 1: Introduction</b>                 | 1 |
|------------------------------------------------|---|
| 1.10verview of the problem statement           | 1 |
| 1.2 Objectives and goals                       | 1 |
| Chapter 2 : Literature Review                  | 2 |
| Chapter 3: Architecture and Problem Definition | 3 |
| Chapter 4: Use Cases & Testing                 | 4 |
| 4.1 Description of the approach                | 4 |
| 4.2 Tools and techniques utilized              | 4 |
| 4.3 Design considerations                      | 4 |
| Chapter 5 : Future Work                        | 5 |

### References





### **Chapter 1: Introduction**

### 1.1 Overview of the problem statement

Wearable health monitoring devices such as smart watches, fitness trackers, and biomedical patches have become an essential part of modern healthcare systems. These devices continuously acquire physiological signals including heart rate, blood pressure, oxygen saturation, and motion activity, and often process the data locally before transmitting it to a smartphone or a cloud platform. To achieve reliable real-time monitoring while operating under strict battery constraints, the underlying hardware must provide ultra-low power consumption, high reliability, and compact area efficiency.

# 1.2 Objectives and goals Main Goals

- Achieve ultra-low leakage and active power.
- Enable stable operation at near-threshold voltages (0.5–0.7 V).
- Integrate fault-tolerance mechanisms (ECC, redundancy).
- Improve stability against process variation and aging.
- Validate with simulations (SNM, delay, power, Monte-Carlo).

### **Additional Goals**

- Extend battery life of wearable devices.
- Ensure reliable long-term health monitoring



## **Chapter 2 : Literature Review**

| Title and Author                                                                                                                                               | Problem statement                                                                                                                                                                                                      | Methodology                                                                                                                                                                                                                                                                                                                   | Result                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Design of a SRAM memory cell with enhanced stability and variability for embedde d biomedica l applications, Sagar Juneja a, M. Elangovan b, Kulbhushan Sharma | There is a need for highly efficient on-chip memories for modern embedded and biomedical devices, where SRAM cells dominate chip area and power use. SRAM cells must be resilient against soft errors and other issues | The proposed 11-transistor (11T) LCTG FinFET-based SRAM cell was designed in Cadence Virtuoso using 18 nm FinFET devices. The design incorporates a transmission gate (TG) for a fast, stable write path, leakage control transistors for power efficiency, a PPN inverter structure, and a decoupled read path for stability | The proposed 11T LCTG cell has the best Figure of Merit (FOM) when balancing delay, statics, power, and area. The write stability (WSNM) and read stability (RSNM) of the cell are superior to other SRAM cells. The design also has the smallest write delay and second-lowest hold power. Monte Carlo and PVT analyses show lower variability and high robustness. |



| Title and Author                                                                                                                                                        | Problem statement                                                                                                                                              | Methodology                                                                                                                                                                                                                                                   | Result                                                                                                                                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A FinFET Based Low<br>Power Static Random<br>Access Memory Cell<br>With Improved Stability<br>Gautam Rana1 ,Ashish<br>Sachde va2 M.<br>Elangovan3 Kulbhushan<br>Sh arma | low power SRAM is growing. Existing SRAM designs face challenges like high write power in 11T cells, read disturbance in 8T cells, and tradeoffs between write | SRAM cell was designed and simulated using 18 nm FinFET models in Cadence Virtuoso. The design features separate read/write paths, a read decoupled design, and a feedback-cutting mechanism. The Fin number in pull-down transistors was optimized to reduce | SRAM cell has significant reductions in write power (up to 1.88x lower) and read power (up to 34% lower). It also shows improved write stability (WSNM up to 1.85x higher) and read stability (RSNM up to 2.27x higher). It also has a lower read |
| _                                                                                                                                                                       | Computer Science and Technology Anhui University Hefei, China 690491839@q q.com Gaoyang Shan Department of Software and Computer                               | he proposed SHRCO SRAM cell uses 18 transistors: 12 for storage and 6 for parallel access. It features separated, error-interceptive feedback paths. Fault injection simulations using a double exponential current source model with HSPICE were used to     | complete self recoverability from all single node upsets. It can also recover from double node upsets in 16 total node pairs. The design achieves an average read time saving of 28% and write time saving of 3% compared to existing             |



| Title and Author                    | Problem statement      | Methodology                      | Result                            |
|-------------------------------------|------------------------|----------------------------------|-----------------------------------|
| Investigati on of                   | Traditional SRAM       | The study proposes               | Both the 6T and 3T                |
| stability parameter s               |                        | a GS-JLDGT                       | structures show                   |
| of a gate-stack                     | reliability            | structure to build               | performance                       |
| junctionle ss double                | challenges from        | both 6T and 3T                   | degradation in the                |
| gate transistor (GS                 | interface trap         | SRAM cells. The                  | presence of                       |
| JLDGT) based 6T and 3T SRAM in the  | charges at the oxide   | structure was                    | interface trap                    |
| presence of traps                   | semiconductor          | simulated using the              | charges, with the                 |
| presence of traps                   | interface, which       | Silvaco ATLAS 3D                 | degradation                       |
|                                     | affect performance     | device simulator.                | intensifying at                   |
|                                     | and stability. This is | The impact of                    | higher temperatures               |
|                                     | especially true at     | different trap                   | . Uniform trap                    |
|                                     | elevated               | profiles (uniform                | profiles were found               |
|                                     | temperatures.          | and step function)               | to be more                        |
|                                     |                        | and temperature                  | detrimental. The 3T               |
|                                     |                        | scenarios (200-500               | SRAM design                       |
|                                     |                        | K) on transfer                   | reduces                           |
|                                     |                        | characteristics and              |                                   |
|                                     |                        | stability margins                |                                   |
|                                     |                        | (SNM, RNM,                       |                                   |
|                                     |                        | SVNM, etc.) was                  |                                   |
|                                     |                        | analyzed.                        |                                   |
| CNTFET based                        | The need for high-     | The proposed 11T-                | The proposed 11T-                 |
| leakage control static              | 1 / 1                  | LCSAFA design                    | LCSAFA design                     |
| approximat e full                   | digital chicalis in    | modifies a mirror                | has a power                       |
| adder circuit for high performanc e | portable devices       | adder circuit to                 | dissipation of 3.132              |
| multimedia                          | necessitates           | reduce transistors               | nW and a                          |
| applications                        | improved full adder    | and implement                    | propagation delay                 |
|                                     | (FA) designs.          | complementary                    | of 3.743 ps at 500                |
|                                     |                        | logic with a leakage             | mV. It outperforms                |
|                                     |                        | control transistor               | contemporary                      |
|                                     |                        | based inverter. The              | designs in                        |
|                                     |                        | circuit was                      | propagation delay                 |
|                                     |                        | simulated using a                | (TD), power                       |
|                                     |                        | 32 nm Stanford                   | dissipation (PD),                 |
|                                     |                        | CNTFET model in                  | power delay                       |
|                                     |                        | the Cadence Virtuoso Tool. The   | product (PDP), and                |
|                                     |                        |                                  | energy delay                      |
|                                     |                        | performance was compared to four | product (EDP). The 4-bit RCA      |
|                                     |                        | contemporary                     |                                   |
|                                     |                        | approximate FA                   | implemented with the design has a |
|                                     |                        | circuits. A 4-bit                | maximum                           |
|                                     |                        | ripple carry adder               | propagation delay                 |
|                                     |                        | (RCA) was also                   | of 39.929 ps and a                |
|                                     |                        | (ICA) was also                   | 01 33.323 ps and a                |

| implemented using the proposed design of 23.37 nW. | <br> |                     | BENGALUR          |
|----------------------------------------------------|------|---------------------|-------------------|
| the proposed design of 23.37 nW.                   |      | implemented using   | power dissipation |
|                                                    |      | the proposed design | of 23.37 nW.      |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |
|                                                    |      |                     |                   |





### **Chapter 3: Architecture**

### **Structural Diagram**

Block Diagram/Pin Diagram Resource

Structural Diagram of Low-Power Fault-Tolerant SRAM System





## **Behaviour Diagram**

Flow chart/ State machine Resource \_

Behavior Diagram - Low-Power Fault-Tolerant SRAM



## **Chapter 4: Use Cases & Testing**

### **Use Cases Heart-Rate Monitoring**

SRAM stores continuous heart-rate samples

Requires low power and error-free storage. Motion Data Buffering

Temporary storage for accelerometer/gyroscope signals

Needs fast write and reliable retention. Audio/Event Detection

Save short audio clips (baby cry, fall detection).

Must work in low-voltage always-on mode Wearable Device Settings

Retains calibration and user configuration.

nsures safe wake-up from sleep mode

### **Test Cases Hold Stability Test**

Measure Static Noise Margin (SNM) at 0.5–0.7 V.

Ensure cell retains data correctly in standby mode. Read Operation Test

Verify read speed and stability using decoupled read port.

Confirm no read-disturb errors at low supply voltage. Write Operation Test

Check write margin and delay.

Validate data overwrite even with weak pull-up devices . .

**Fault Tolerance Test** 

Inject single-bit errors  $\rightarrow$  ECC must correct.

Inject double-bit errors  $\rightarrow$  ECC must detect and flag.

Variation & Reliability Test

Run Monte-Carlo simulations for process variation. Test across temperature (-40°C to 85°C). Leakage & Retention Test



EECE DEPARTMENT GITAM BENGALURU

## **Chapter 5: Conclusion**

The project's objective is to design a low-power, fault-tolerant SRAM cell for use in wearable health monitoring devices. The design will combine FinFET, CNTFET, and junctionless FET transistors to achieve key goals, including ultra-low leakage and active power, and stable operation at near-threshold voltages of 0.5–0.7 V. Additionally, it aims to integrate fault-tolerance mechanisms like ECC and redundancy to improve stability against process variation and aging. The project plan includes simulating the basic SRAM and analyzing its power consumption and stability metrics. The proposed SRAM is intended to extend battery life and ensure reliable long term health monitoring for applications such as heart rate monitoring, motion data buffering, and event detection



EECE DEPARTMENT GITAM BENGALURU

## **Chapter 6 : Future Work**

Provides reliable memory support for wearable baby health monitoring systems.

Improves battery life through low power consumption.
Increases trust in medical IoT devices by ensuring fault tolerance.

### **Future work:**

scaling the design to larger memory arrays, integrating with biomedical sensors, and optimizing for AI-driven health analytics

## Referencec

- Google scholar research best 6-8 papers Literature Survey [1]G. Rana, A. Sachdeva, M. Elangovan, K. Sharma, A FinFET-Based low-power static random access memory cell with improved stability, Int. J. Numer. Model. Electron. Network. Dev. Field. 37 (6) (2024) e70002 [2] X. Liu, M. Wu, B. Bouallegue, Innovative 8T SRAM design: achieving ultra-low power and high stability with CNTFET technology, AEU International Journal of Electronics and Communications (2025) 155883
- International Journal of Electronics and Communications (2025) 155883 [3]M. Jali, S.M. Zanjani, M. Dolatshahi, B. Barekatain, A novel low-power and stable 10 CNFET SRAM cell with differential write and single ended decoupled read operations, AEU-International Journal of Electronics and Communications (2025) 155847
- [4]Y. Chang, G. Liu, I. Ullah, G. Shan, X. Wen, A. Yan, SHRCO: design of an SRAM with high reliability and cost optimization for safety-critical applications, in: 2024 IEEE International Test Conference in Asia (ITC-Asia), IEEE, 2024, pp. 1–6
- [5]S. Juneja, K. Sharma, CNTFET based leakage control static approximate full adder circuit for high performance multimedia applications, AEU International Journal of Electronics and Communications 190 (2025) [6] A. Sachdeva, K. Sharma, A. Bhargava, E. Abbasian, A CNTFET based
- [6] A. Sachdeva, K. Sharma, A. Bhargava, E. Abbasian, A CNTFET based stable, single- ended 7T SRAM cell with improved write operation, Phys. Scri. 99 (3) (2024) 035011
- [7]S. Juneja, M. Elangovan, K. Sharma, Static approximate modified mirror—full adder for high speed and low power operations using 32 nm CNTFET technology, Int. J. Numer. Model. Electron. Network. Dev. Field. 37 (6) (2024) e3320
- [8] K. Sharma, S. Thakur, M. Elangovan, A. Sachdeva, Low-power FinFET based boost converter design using dynamic threshold body biasing technique, Int. J. Numer. Model. Electron. Network. Dev. (2024) e3165.







Bengaluru City Office No 5/1, First Floor, Prestige Terraces, Union Street, Infantry Road, Bengaluru - 560003 Karnataka, India











